发明授权
- 专利标题: Multi-ported memory architecture using single-ported RAM
- 专利标题(中): 使用单端口RAM的多端口存储器架构
-
申请号: US08783923申请日: 1997-01-17
-
公开(公告)号: US06212607B1公开(公告)日: 2001-04-03
- 发明人: Michael Miller , John Mick , Jeff Smith , Mark Baumann , Chris Schott
- 申请人: Michael Miller , John Mick , Jeff Smith , Mark Baumann , Chris Schott
- 主分类号: G06F1200
- IPC分类号: G06F1200
摘要:
A memory device (201) having left (203) and right (204) ports for communicating with left (205) and right (206) electronic devices, includes memory banks (401-0˜401-7), semaphore logic (302), and port coupling circuitry (403, 404, 405-0˜405-7, 406-0˜406-7, 407-0˜407-7). The semaphore logic generates bank access grant signals (313, 314) on a first received basis in response to bank access requests from the left and right electronic devices, and the port coupling circuitry couples selected memory banks to the left and right ports in response to the bank access grant signals. Also included in the memory device are mail-box registers (2500-0L˜2500-3L, 2500-0R˜2500-3R), interrupt generating circuitry (2514-0L˜2514-3L, 2514-0R˜2514-3R, 2900, 3000, 307, 308), and interrupt status and cause registers (3101L˜3102L, 3101R˜3102R, 3301L˜3302L, 3301R˜3302R). The left and right electronic devices use the mail-box registers to send messages to each other without waiting. The interrupt generating circuitry generates interrupts to notify the left and right electronic devices when their bank access requests have been granted, and when a message has been written into one of the mail-box registers for them. The interrupt status and cause registers provide information as to which memory banks the left and right electronic devices have been granted access to, and which mail-box registers contain messages for them.
信息查询