发明授权
- 专利标题: Single-chip microcomputer synchronously controlling external synchronous memory responsive to memory clock signal and clock enable signal
- 专利标题(中): 单片机同步控制外部同步存储器,响应存储器时钟信号和时钟使能信号
-
申请号: US09192093申请日: 1998-11-13
-
公开(公告)号: US06223265B1公开(公告)日: 2001-04-24
- 发明人: Shumpei Kawasaki , Yasushi Akao , Kouki Noguchi , Atsushi Hasegawa , Hiroshi Ohsuga , Keiichi Kurakazu , Kiyoshi Matsubara , Akio Hayakawa , Yoshitaka Ito
- 申请人: Shumpei Kawasaki , Yasushi Akao , Kouki Noguchi , Atsushi Hasegawa , Hiroshi Ohsuga , Keiichi Kurakazu , Kiyoshi Matsubara , Akio Hayakawa , Yoshitaka Ito
- 优先权: JP5-255099 19930917; JP6-036472 19940209
- 主分类号: G06F1200
- IPC分类号: G06F1200
摘要:
A single-chip microcomputer comprising: a first bus having a central processing unit and a cache memory connected therewith; a second bus having a dynamic memory access control circuit and an external bus interface connected therewith; a break controller for connecting the first bus and the second bus selectively; a third bus having a peripheral module connected therewith and having a lower-speed bus cycle than the bus cycles of the first and second buses; and a bus state controller for effecting a data transfer and a synchronization between the second bus and the third bus. The single-chip microcomputer has the three divided internal buses to reduce the load capacity upon the signal transmission paths so that the signal transmission can be accomplished at a high speed. Moreover, the peripheral module required to have no operation speed is isolated so that the power dissipation can be reduced.
信息查询