发明授权
US06223265B1 Single-chip microcomputer synchronously controlling external synchronous memory responsive to memory clock signal and clock enable signal 有权
单片机同步控制外部同步存储器,响应存储器时钟信号和时钟使能信号

Single-chip microcomputer synchronously controlling external synchronous memory responsive to memory clock signal and clock enable signal
摘要:
A single-chip microcomputer comprising: a first bus having a central processing unit and a cache memory connected therewith; a second bus having a dynamic memory access control circuit and an external bus interface connected therewith; a break controller for connecting the first bus and the second bus selectively; a third bus having a peripheral module connected therewith and having a lower-speed bus cycle than the bus cycles of the first and second buses; and a bus state controller for effecting a data transfer and a synchronization between the second bus and the third bus. The single-chip microcomputer has the three divided internal buses to reduce the load capacity upon the signal transmission paths so that the signal transmission can be accomplished at a high speed. Moreover, the peripheral module required to have no operation speed is isolated so that the power dissipation can be reduced.
信息查询
0/0