发明授权
US06223328B1 Wire processing method, wire processing equipment, and recording medium for wire processing program used in designing a large scale integrated circuit
失效
线材加工方法,线材加工设备以及用于设计大型集成电路的线材加工程序的记录介质
- 专利标题: Wire processing method, wire processing equipment, and recording medium for wire processing program used in designing a large scale integrated circuit
- 专利标题(中): 线材加工方法,线材加工设备以及用于设计大型集成电路的线材加工程序的记录介质
-
申请号: US08896079申请日: 1997-07-17
-
公开(公告)号: US06223328B1公开(公告)日: 2001-04-24
- 发明人: Noriyuki Ito , Tomoyuki Isomura , Hiroshi Ikeda , Toshihiko Tada
- 申请人: Noriyuki Ito , Tomoyuki Isomura , Hiroshi Ikeda , Toshihiko Tada
- 优先权: JP8-323100 19961203
- 主分类号: G06F1750
- IPC分类号: G06F1750
摘要:
The invention concerns a technique of a wiring processing method used in designing, for example, a large scale integrated circuit. The wiring processing method of the invention is provided with: a segment dividing step for dividing a wiring connecting between two receivers of a clock net into three or more segments; an equal delay branch segment determining step for comparing a first delay time from one branch point on one end of the segment to one receiver with a second delay time from the one branch point to the other receiver, and comparing a third delay time from the other branch point on the other end of the segment to the one receiver with a fourth delay time from the other branch point to the other receiver, and determining a segment in which a magnitude of the first delay time against the second delay time and a magnitude of the third delay time against the fourth delay time are inverted as an equal delay branch segment; and an equal delay branch point determining step for determining an equal delay branch point in the equal delay branch segment. Thus, the equal delay branch point is accurately determined, and thereby the clock skew on the clock distributing circuit in a clock synchronous circuit is reduced.
信息查询