发明授权
- 专利标题: Apparatus and method for changing processor clock ratio settings
- 专利标题(中): 改变处理器时钟比设置的装置和方法
-
申请号: US09261058申请日: 1999-03-02
-
公开(公告)号: US06311281B1公开(公告)日: 2001-10-30
- 发明人: Edwin J. Pole, II , John T. Orton , Cau L. Nguyen , Gurbir Singh , Xia Dai , Ravi Nagaraj
- 申请人: Edwin J. Pole, II , John T. Orton , Cau L. Nguyen , Gurbir Singh , Xia Dai , Ravi Nagaraj
- 主分类号: G06F104
- IPC分类号: G06F104
摘要:
A processor has an external pin that can be asserted to lock in new clock ratio information dynamically. A state machine of the processor defines a stop grant state that is utilized to halt the internal clocking signal of the processor. A storage location, such as a register, is utilized to load new clock frequency information into the clock generator circuit of the processor. De-asserting the external pin of the processor causes the processor to resume normal operations, but at the newly set clock frequency.
信息查询