发明授权
- 专利标题: Memory subsystem operated in synchronism with a clock
- 专利标题(中): 内存子系统与时钟同步运行
-
申请号: US08970086申请日: 1997-11-13
-
公开(公告)号: US06397312B1公开(公告)日: 2002-05-28
- 发明人: Masao Nakano , Hiroyoshi Tomita , Kotoku Sato , Yoshihiro Takemae , Masao Taguchi
- 申请人: Masao Nakano , Hiroyoshi Tomita , Kotoku Sato , Yoshihiro Takemae , Masao Taguchi
- 优先权: JP9-179969 19970704
- 主分类号: G06F1200
- IPC分类号: G06F1200
摘要:
A memory system having a simple configuration capable of high-speed data transmission is disclosed. Data is output from a controller or a memory in synchronism with a clock or a data strobe signal. The clock or the data strobe signal is transmitted by a clock signal line or a data strobe signal line, respectively, arranged in parallel to a data signal line. A delay circuit delays by a predetermined time the signals transmitted through the clock signal line or the data strobe signal line. The clock or the data strobe signal thus assumes a phase suitable for retrieval at the destination, so that the data signal can be retrieved directly by means of the received clock or the received data strobe signal.
信息查询