发明授权
US06403423B1 Modified gate processing for optimized definition of array and logic devices on same chip
失效
改进的门处理,用于在同一芯片上优化阵列和逻辑器件的定义
- 专利标题: Modified gate processing for optimized definition of array and logic devices on same chip
- 专利标题(中): 改进的门处理,用于在同一芯片上优化阵列和逻辑器件的定义
-
申请号: US09713272申请日: 2000-11-15
-
公开(公告)号: US06403423B1公开(公告)日: 2002-06-11
- 发明人: Mary E. Weybright , Gary Bronner , Richard A. Conti , Ramachandra Divakaruni , Jeffrey Peter Gambino , Peter Hoh , Uwe Schroeder
- 申请人: Mary E. Weybright , Gary Bronner , Richard A. Conti , Ramachandra Divakaruni , Jeffrey Peter Gambino , Peter Hoh , Uwe Schroeder
- 主分类号: H01L21336
- IPC分类号: H01L21336
摘要:
Two different gate conductor dielectric caps are used in the array and support device regions so that the bitline contact can be fabricated in the array region, but a thinner hard mask can be used for better linewidth control in the support device region. The thinner dielectric cap is made into dielectric spacers in the array device regions during support mask etching. These dielectric spacers allow for the array gate conductor resist line to be made-smaller than the final gate conductor linewidth. This widens the array gate conductor processing window. The second dielectric cap layer improves linewidth control for the support devices and the array devices. Two separate gate conductor lithography steps and gate conductor dielectric etches are carried out in the present invention to optimize the gate conductor linewidth control in the array and support device regions. The gate conductors in the array and support devices regions are etched simultaneously to reduce production cost. In additional embodiments of the invention, dual workfunction support device transistors with or without salicide can be fabricated with an array including borderless contacts.
信息查询