Invention Grant
US06455384B2 Method for forming MOSFET device having source/drain extension regions located underlying L shaped spacers
有权
用于形成具有位于L形间隔物下方的源极/漏极延伸区域的MOSFET器件的方法
- Patent Title: Method for forming MOSFET device having source/drain extension regions located underlying L shaped spacers
- Patent Title (中): 用于形成具有位于L形间隔物下方的源极/漏极延伸区域的MOSFET器件的方法
-
Application No.: US09972645Application Date: 2001-10-09
-
Publication No.: US06455384B2Publication Date: 2002-09-24
- Inventor: Ting Cheong Ang , Shyue Fong Quek , Jun Song , Xing Yu
- Applicant: Ting Cheong Ang , Shyue Fong Quek , Jun Song , Xing Yu
- Main IPC: H01L21336
- IPC: H01L21336

Abstract:
A process for fabricating a MOSFET device, featuring source/drain extension regions, formed after the utilization of high temperature processes, such as heavily doped source/drain regions, has been developed. Disposable insulator spacers are formed on the sides of doped, SEG silicon regions, followed formation of a gate insulator layer, and an overlying gate structure, on a region of the semiconductor substrate located between the doped SEG silicon regions. The temperature experienced during these process steps result in the formation of the heavily doped source/drain, underlying the SEG silicon regions. Selective removal of the disposable spacers, allows the source/drain extension regions to be placed in the space vacated by the disposable spacers, adjacent to the heavily doped source/drain region. Insulator spacers are then used to fill the spaces vacated by removal of the disposable spacers, directly overlying the source/drain extension regions. Additional iterations include the use of an L shaped spacer, overlying the source/drain extension region, as well as the formation of metal silicide, on the doped SEG silicon regions, and on the gate structures.
Public/Granted literature
- US20020019102A1 Process to fabricate a novel source-drain extension Public/Granted day:2002-02-14
Information query