Invention Grant
- Patent Title: Dual LOC semiconductor assembly employing floating lead finger structure
-
Application No.: US09767446Application Date: 2001-01-23
-
Publication No.: US06541846B2Publication Date: 2003-04-01
- Inventor: Venkateshwaran Vaiyapuri
- Applicant: Venkateshwaran Vaiyapuri
- Priority: SG200005005-4 20000901
- Main IPC: H01L23495
- IPC: H01L23495

Abstract:
A method and apparatus for increasing integrated circuit density in a semiconductor die assembly, and specifically, a dual LOC semiconductor die assembly. A first and a second die are substantially symmetrically back bonded to a die attach site on a opposing sides of a base lead frame. A first and a second offset lead frame, each having a plurality of lead fingers, are then attached to the base lead frame on opposing sides thereof so that their lead fingers respectively extend over the first and second dice in a cantilevered manner. Wire bonds are formed between lead ends of each of the lead fingers to corresponding bond pads on the first and second dice for electrical connection therebetween. The assembly is then encapsulated in a transfer molding process, after which the stacked dual LOC semiconductor assembly is subjected to a trim and form operation.
Public/Granted literature
- US20020027271A1 Dual LOC semiconductor assembly employing floating lead finger structure Public/Granted day:2002-03-07
Information query