发明授权
- 专利标题: Method of high-performance CMOS design
- 专利标题(中): 高性能CMOS设计方法
-
申请号: US09662101申请日: 2000-09-14
-
公开(公告)号: US06549038B1公开(公告)日: 2003-04-15
- 发明人: Carl Sechen , Larry McMurchie , Tyler Thorp , Gin Yee
- 申请人: Carl Sechen , Larry McMurchie , Tyler Thorp , Gin Yee
- 主分类号: H03K1900
- IPC分类号: H03K1900
摘要:
A method for improving the speed of conventional CMOS logic families is disclosed. When applied to static CMOS, OPL retains the restoring character of the logic family, including its high noise margins. Speedups of 2× to 3× over (optimized) conventional static CMOS are demonstrated for a variety of circuits, ranging from chains of gates, to datapath circuits, and to random logic benchmarks. Such speedups are obtained using identical netlists without remapping. When applied to pseudo-nMOS and dynamic families, in combination with remapping to wide-input NORs, OPL yields speedups of 4× to 5× over static CMOS. Since OPL applied to static CMOS is faster than conventional domino logic, and since it has higher noise margins than domino logic, we believe it will scale much better than domino with future processing technologies.
信息查询