- Patent Title: Semiconductor memory device with improved setup time and hold time
-
Application No.: US09906668Application Date: 2001-07-18
-
Publication No.: US06570812B2Publication Date: 2003-05-27
- Inventor: Takashi Kono
- Applicant: Takashi Kono
- Priority: JP2001-034857 20010213
- Main IPC: G11C800
- IPC: G11C800

Abstract:
In the case where memory arrays are arranged so as to surround the central region where peripheral circuitry and pads are provided, arranging pads for receiving addresses A0 to A12, BA1 and BA0 in two trains is facilitated. By locating an address latch circuit at an equal distance from each pad train, characteristics of the setup time and hold time can be improved.
Public/Granted literature
- US20020110041A1 Semiconductor memory device with improved setup time and hold time Public/Granted day:2002-08-15
Information query