- 专利标题: Semiconductor memory device having write column select gate
-
申请号: US10166122申请日: 2002-06-11
-
公开(公告)号: US06643214B2公开(公告)日: 2003-11-04
- 发明人: Yasuhiko Taito , Takeshi Fujino , Masaru Haraguchi
- 申请人: Yasuhiko Taito , Takeshi Fujino , Masaru Haraguchi
- 优先权: JP2001-396338 20011227
- 主分类号: G11C800
- IPC分类号: G11C800
摘要:
This DRAM includes a driver circuit which is provided to be common to a plurality of columns and which lowers level of one of selected first and second bit lines to “L” level in accordance with potentials of first and second write data lines. Therefore, as compared with a conventional DRAM in which a driver circuit is provided for each column, the number of transistors is decreased and a layout area is reduced.
公开/授权文献
信息查询