Invention Grant
- Patent Title: Method of reducing standby current during power down mode
-
Application No.: US10199130Application Date: 2002-07-22
-
Publication No.: US06665219B2Publication Date: 2003-12-16
- Inventor: Wen Li , Mark R. Thomann , Daniel R. Loughmiller , Scott Schaefer
- Applicant: Wen Li , Mark R. Thomann , Daniel R. Loughmiller , Scott Schaefer
- Main IPC: G11C700
- IPC: G11C700

Abstract:
An apparatus and method for reducing the power consumption of a memory integrated circuit during a period of power down mode operation by interrupting the clocking transitions of a delay line. A memory integrated circuit may include a delay lock loop including a plurality of delay elements connected to one another in series and adapted to delay propagation of the signal of a free running clock. When the delayed signal is not required, as during a period of power down mode operation, the free running clock signal is prevented from reaching the delay lock loop. Consequently the delay elements do not toggle, and power associated with delay element toggling is saved.
Public/Granted literature
- US20020181299A1 Method of reducing standby current during power down mode Public/Granted day:2002-12-05
Information query