发明授权
- 专利标题: Metal-gate electrode for CMOS transistor applications
- 专利标题(中): 用于CMOS晶体管应用的金属栅电极
-
申请号: US10041539申请日: 2002-01-07
-
公开(公告)号: US06696345B2公开(公告)日: 2004-02-24
- 发明人: Robert Chau , Mark Doczy , Brian Doyle , Jack Kavalieros
- 申请人: Robert Chau , Mark Doczy , Brian Doyle , Jack Kavalieros
- 主分类号: H01R424
- IPC分类号: H01R424
摘要:
Described is a CMOS transistor structure with a multi-layered gate electrode structure and a method of fabrication. The gate electrode structure has a three-layered metallic gate electrode and a polysilicon layer. The first metallic layer acts as a barrier to prevent the second metallic layer from reacting with an underlying dielectric. The second metallic layer acts to set the work function of the gate electrode structure. The third metallic layer acts as a barrier to prevent the second metallic layer from reacting with the polysilicon layer. The method of fabricating the gate electrode structure includes forming the three metallic layers thick enough that each layer provides the barrier and work-function setting functions mentioned above, but also thin enough that a subsequent wet-etch can be performed without excessive undercutting of the metallic layers. During implant and anneal processes, the polysilicon layer acts as a protective mask over the metallic layers to protect an underlying silicon substrate from interacting with dopants used during the implant process.
公开/授权文献
信息查询