Invention Grant
- Patent Title: Semiconductor memory device including clock generation circuit
- Patent Title (中): 半导体存储器件包括时钟发生电路
-
Application No.: US10234240Application Date: 2002-09-05
-
Publication No.: US06707758B2Publication Date: 2004-03-16
- Inventor: Takashi Kono
- Applicant: Takashi Kono
- Priority: JP2002-070449 20020314
- Main IPC: G11C800
- IPC: G11C800

Abstract:
A DLL circuit generates first and second internal clocks delayed by appropriate quantities from an external clock, and generates third and fourth internal clocks capable of driving a data output circuit after a CAS latency from the first and second internal clocks on the basis of an internal signal. A repeater recovers signal levels of the third and fourth internal clocks and outputs the third and fourth internal clocks as DLL clocks. The data output circuit takes in read data using the DLL clocks outputted from the repeater, and outputs the read data to an outside in a half cycle synchronously with the DLL clocks. In this way, a circuit area of a semiconductor memory device can be reduced by generating the DLL clocks in a prior stage to the data output circuit.
Public/Granted literature
- US20030174575A1 Semiconductor memory device including clock generation circuit Public/Granted day:2003-09-18
Information query