发明授权
- 专利标题: 2T2C signal margin test mode using resistive element
- 专利标题(中): 2T2C信号余量测试模式使用电阻元件
-
申请号: US10301546申请日: 2002-11-20
-
公开(公告)号: US06731554B1公开(公告)日: 2004-05-04
- 发明人: Michael Jacob , Joerg Wohlfahrt , Thomas Roehr , Nobert Rehm
- 申请人: Michael Jacob , Joerg Wohlfahrt , Thomas Roehr , Nobert Rehm
- 主分类号: G11C2900
- IPC分类号: G11C2900
摘要:
The present invention provides a test mode section for facilitating a worst case product test sequence for signal margin to ensure full product functionality over the entire component lifetime taking all aging effects into account. A semiconductor memory test mode configuration includes a first capacitor for storing digital data connecting a cell plate line to a first bit line through a first select transistor. The first select transistor is activated through a connection to a word line. A second capacitor stores digital data and connects the cell plate line to a second bit line through a second select transistor. The second select transistor is activated through a connection to the word line. A sense amplifier is connected to the first and second bit lines for measuring a differential read signal on the first and second bit lines A resistor is connected to one or both of the bit lines through transistors for adding or reducing the amount of charge on the first bit line when the third transistor is turned on to reduce the differential read signal.
公开/授权文献
- US20040095820A1 2T2C SIGNAL MARGIN TEST MODE USING RESISTIVE ELEMENT 公开/授权日:2004-05-20
信息查询