Invention Grant
- Patent Title: Counter circuit and reset therefor
- Patent Title (中): 计数器电路和复位
-
Application No.: US10134740Application Date: 2002-04-29
-
Publication No.: US06741670B2Publication Date: 2004-05-25
- Inventor: David Tester
- Applicant: David Tester
- Main IPC: H03K2138
- IPC: H03K2138

Abstract:
A counter stage generally comprises a flip-flop and a reset circuit. The flip-flop may be configured to toggle a flip-flop signal between a first and a second state in response to a count signal applied to a clock input to effect a counting operation. The reset circuit may be configured to reset the counter stage to a predetermined state without changing the state of the flip-flop signal.
Public/Granted literature
- US20030202628A1 Counter circuit and reset therefor Public/Granted day:2003-10-30
Information query