Invention Grant
- Patent Title: Differential charge transfer sense amplifier
- Patent Title (中): 差分电荷传输读出放大器
-
Application No.: US10305703Application Date: 2002-11-26
-
Publication No.: US06751141B1Publication Date: 2004-06-15
- Inventor: Atila Alvandpour , Manoj Sinha , Ram K. Krishnamurthy
- Applicant: Atila Alvandpour , Manoj Sinha , Ram K. Krishnamurthy
- Main IPC: G11C702
- IPC: G11C702

Abstract:
A sense amplifier for reading memory cells in a SRAM, the sense amplifier comprising two gate-biased pMOSFETs, each corresponding to a selected bitline. The gates of the two gate-biased pMOSFETs have their gates biased to a bias voltage, their sources coupled to the selected bitlines via column-select transistors, and their drains coupled via pass transistors to the two ports of two cross-coupled inverters, the cross-coupled inverters forming a latch. After a selected bitline pair has been pre-charged and the pre-charge phase ends, one of the two gate-biased pMOSFETs quickly goes into its subthreshold region as one of the bitlines discharges through its corresponding memory cell, thereby cutting off the bitline's capacitance from the sense amplifier. When the pass transistors are enabled, the other of the two pMOSFETs allows a significant bitline charge to transfer via its corresponding pass transistor to its corresponding port, whereas a relatively much smaller charge is transferred to the other port. This charge transfer scheme allows a differential voltage to quickly develop at the ports, thereby providing a fast latch and read operation with reduced power consumption. Bitline voltage swing may also be reduced to reduce power consumption.
Public/Granted literature
- US20040100844A1 DIFFERENTIAL CHARGE TRANSFER SENSE AMPLIFIER Public/Granted day:2004-05-27
Information query