发明授权
- 专利标题: Wide band, wide operation range, general purpose digital phase locked loop architecture
- 专利标题(中): 宽带宽,操作范围广泛,通用数字锁相环架构
-
申请号: US10292225申请日: 2002-11-12
-
公开(公告)号: US06798296B2公开(公告)日: 2004-09-28
- 发明人: Heng-Chih Lin , Baher S. Haroun , Tiang Tun Foo
- 申请人: Heng-Chih Lin , Baher S. Haroun , Tiang Tun Foo
- 主分类号: H03L700
- IPC分类号: H03L700
摘要:
A wide band, wide operating range, general purpose digital phase locked loop (PLL) runs in the digital domain except for the associated Time Digitizer (T2D) and Digitally-Controlled-Oscillator (DCO). By calibrating the T2D and DCO on the fly, a constant PLL loop BW is achieved by using the calibrated Phase Frequency Detection (PFD) and DCO information to normalize the control loop correction regardless of the input clock frequency, power supply voltage, processing and temperature variations. PLL loop BW is completely decoupled from the operating conditions and semiconductor device variation. This means that the PLL loop BW can be chosen very aggressively to reject the noise, thus achieving a low jitter, high performance PLL. Furthermore, since this PLL can reliably operate over a wide operating range, it is a one-design-fits-all general purpose PLL.
公开/授权文献
信息查询