发明授权
US06839397B2 Circuit configuration for generating control signals for testing high-frequency synchronous digital circuits 有权
用于产生用于测试高频同步数字电路的控制信号的电路配置

Circuit configuration for generating control signals for testing high-frequency synchronous digital circuits
摘要:
A circuit configuration for generating control signals for testing high-frequency synchronous digital circuits, especially memory chips, is described. A p-stage shift register which is clocked at a clock frequency corresponding to the high clock frequency of the digital circuit to be tested has connected to its parallel loading inputs p logical gates which logically combine a static control word with a dynamic n-position test word. The combined logical value is loaded into the shift register at a low-frequency loading clock rate so that a control signal, the value of which depends on the information loaded into the shift register in each clock cycle of the clock frequency of the latter is generated at the serial output of the shift register.
信息查询
0/0