发明授权
- 专利标题: Block symmetrization in a field programmable gate array
- 专利标题(中): 在现场可编程门阵列中的块对称
-
申请号: US10670883申请日: 2003-09-24
-
公开(公告)号: US06861869B1公开(公告)日: 2005-03-01
- 发明人: Sinan Kaptanoglu
- 申请人: Sinan Kaptanoglu
- 申请人地址: US CA Mountain View
- 专利权人: Actel Corporation
- 当前专利权人: Actel Corporation
- 当前专利权人地址: US CA Mountain View
- 代理机构: Sierra Patent Group, Ltd.
- 主分类号: H03K19/177
- IPC分类号: H03K19/177
摘要:
A architecture has top, middle and low levels. The top level is an array of B16×16 tiles enclosed by I/O blocks. The routing resources in the middle level are expressway routing channels including interconnect conductors. At the lowest level, there are block connect routing channels, local mesh routing channels, and direct connect interconnect conductors to connect the logic elements to further routing resources. Each B1 block includes four clusters of devices. Each of the clusters includes first and second LUT3s, a LUT2, and a DFF. Each of the LUT3s have three inputs and one output. Each of the LUT2s have two inputs and one output. Each DFF has a data input and a data output. In each of the clusters the outputs of the LUTs are multiplexed to the input of DFF, and symmetrized with the output of the DFF to form two outputs of each of the clusters.
信息查询
IPC分类: