发明授权
US06914951B2 Method and apparatus for a digital logic input signal noise filter
失效
数字逻辑输入信号噪声滤波器的方法和装置
- 专利标题: Method and apparatus for a digital logic input signal noise filter
- 专利标题(中): 数字逻辑输入信号噪声滤波器的方法和装置
-
申请号: US09912191申请日: 2001-07-24
-
公开(公告)号: US06914951B2公开(公告)日: 2005-07-05
- 发明人: Michael John Erickson , Bradley D. Winick , David R. Maciorowski
- 申请人: Michael John Erickson , Bradley D. Winick , David R. Maciorowski
- 申请人地址: US TX Houston
- 专利权人: Hewlett-Packard Development Company, L.P.
- 当前专利权人: Hewlett-Packard Development Company, L.P.
- 当前专利权人地址: US TX Houston
- 主分类号: H03K5/1252
- IPC分类号: H03K5/1252 ; H04B1/10
摘要:
Logic apparatus filters noise signals on a signal line to a digital circuit. An edge detector determines one or more edges of the noise signals relative to a fast clock. Signals indicative of the edges asynchronously reset a timer; the timer clocks the latch of the signal line when the signal line is stable, and without noise signals detected by the edge detector, for a period defined by a slow clock. The slow clock is slower than the fast clock by several orders of magnitude. The edge detector may be constructed by one flip-flop and an XOR gate. A second flip flop couples to the signal line and the output of the timer to pass through the latched value of the signal line to the digital circuit when clocked by the timer.
公开/授权文献
信息查询
IPC分类: