发明授权
- 专利标题: Pseudo random optimized built-in self-test
- 专利标题(中): 伪随机优化内置自检
-
申请号: US10055275申请日: 2002-01-23
-
公开(公告)号: US06968489B2公开(公告)日: 2005-11-22
- 发明人: Franco Motika , Timothy J. Koprowski
- 申请人: Franco Motika , Timothy J. Koprowski
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理商 Lynn L. Augspurger; James E. Murray
- 主分类号: G01R31/3181
- IPC分类号: G01R31/3181 ; G01R31/3185 ; G01R31/28 ; G06F11/00
摘要:
Flat pseudo random test patterns are provided in combination with weighted pseudo random test patterns so that the weight applied to every latch in a LSSD shift register (SR) chain can be changed on every cycle. This enables integration of on-chip weighted pattern generation with either internal or external weight set selection. WRP patterns are generated by a tester either externally or internally to a device under test (DUT) and loaded via the shift register inputs (SRIs or WPIs) into the chip's shift register latches (SRLs). A test (or LSSD tester loop sequence) includes loading the SRLs in the SR chains with a WRP, pulsing the appropriate clocks, and unloading the responses captured in the SRLs into the multiple input signature register (MISR). Each test can then be applied multiple times for each weight set, with the weight-set assigning a weight factor or probability to each SRL.
公开/授权文献
- US20030140293A1 Pseudo random optimized built-in self-test 公开/授权日:2003-07-24
信息查询