发明授权
US06979651B1 Method for forming alignment features and back-side contacts with fewer lithography and etch steps
有权
用较少光刻和蚀刻步骤形成对准特征和背面接触的方法
- 专利标题: Method for forming alignment features and back-side contacts with fewer lithography and etch steps
- 专利标题(中): 用较少光刻和蚀刻步骤形成对准特征和背面接触的方法
-
申请号: US10207653申请日: 2002-07-29
-
公开(公告)号: US06979651B1公开(公告)日: 2005-12-27
- 发明人: Kay Hellig , Douglas J. Bonser , Srikanteswara Dakshina-Murthy
- 申请人: Kay Hellig , Douglas J. Bonser , Srikanteswara Dakshina-Murthy
- 申请人地址: US CA Sunnyvale
- 专利权人: Advanced Micro Devices, Inc.
- 当前专利权人: Advanced Micro Devices, Inc.
- 当前专利权人地址: US CA Sunnyvale
- 主分类号: H01L21/308
- IPC分类号: H01L21/308 ; H01L21/311 ; H01L21/762 ; H01L23/544
摘要:
The method performs a first photolithography and etch to form shallow trench isolation features and alignment mark features into the top SOI layer. The shallow trenches are then filled with a dielectric material to form the isolation. A second lithography and etch step is then applied to etch the window locations for back-side contacts, and to transfer the alignment marks down into the SOI lower substrate. After this first lithography and etch step, the alignment marks in the top silicon may be used for alignment of the second lithography mask and etch. This is made possible by leaving the polish stop layer on the wafer, which serves to increase the optically effective thickness of the alignment mark pattern. The polish stop layer is removed after the second etch process. The teachings can be applied to any Semiconductor-On-Insulator-type wafer/technology where the top semiconductor layer is not thicker than the optimum alignment mark depth.
信息查询
IPC分类: