Invention Grant
- Patent Title: Glitchless clock selection circuit
- Patent Title (中): 无毛刺时钟选择电路
-
Application No.: US10062620Application Date: 2002-01-31
-
Publication No.: US07003683B2Publication Date: 2006-02-21
- Inventor: Srikanth R. Muroor
- Applicant: Srikanth R. Muroor
- Applicant Address: US TX Carrollton
- Assignee: STMicroelectronics. Inc.
- Current Assignee: STMicroelectronics. Inc.
- Current Assignee Address: US TX Carrollton
- Agent Lisa K. Jorgenson; William A. Munck
- Main IPC: G06F1/04
- IPC: G06F1/04 ; H03K19/00

Abstract:
A clock selection circuit for selecting between two clock sources. The clock selection circuit has two independent clock inputs, CLK1 and CLK2, where no assumptions are made regarding frequency or phase relationship between the two clocks inputs. Two asynchronous inputs, START1 and START2 (both active high), are used to start and stop the clocks. As long as one clock is active, the START signal of the other clock will not have any effect. The invention includes interlock circuitry that ensures that at any given time only one clock is enabled to the output. Disabling the corresponding START signal disables the clock signal.
Public/Granted literature
- US20030145244A1 Glitchless clock selection circuit Public/Granted day:2003-07-31
Information query