- 专利标题: Comprehensive erase verification for non-volatile memory
-
申请号: US10857245申请日: 2004-05-28
-
公开(公告)号: US07009889B2公开(公告)日: 2006-03-07
- 发明人: Dat Tran , Kiran Ponnuru , Jian Chen , Jeffrey W. Lutze , Jun Wan
- 申请人: Dat Tran , Kiran Ponnuru , Jian Chen , Jeffrey W. Lutze , Jun Wan
- 申请人地址: US CA Sunnyvale
- 专利权人: Sandisk Corporation
- 当前专利权人: Sandisk Corporation
- 当前专利权人地址: US CA Sunnyvale
- 代理机构: Harmon & DeNiro LLP
- 代理商 Vierra Magen Marcus
- 主分类号: G11C16/04
- IPC分类号: G11C16/04
摘要:
Systems and methods in accordance with various embodiments can provide for comprehensive erase verification and defect detection in non-volatile semiconductor memory. In one embodiment, the results of erasing a group of storage elements is verified using a plurality of test conditions to better detect defective and/or insufficiently erased storage elements of the group. For example, the results of erasing a NAND string can be verified by testing charging of the string in a plurality of directions with the storage elements biased to turn on if in an erased state. If a string of storage elements passes a first test process or operation but fails a second test process or operation, the string can be determined to have failed the erase process and possibly be defective. By testing charging or conduction of the string in a plurality of directions, defects in any transistors of the string that are masked under one set of conditions may be exposed under a second set of bias conditions. For example, a string may pass an erase verification operation but then be read as including one or more programmed storage elements. Such a string can be defective and mapped out of the memory device.
公开/授权文献
- US20050265081A1 COMPREHENSIVE ERASE VERIFICATION FOR NON-VOLATILE MEMORY 公开/授权日:2005-12-01
信息查询