发明授权
- 专利标题: Strained transistor architecture and method
- 专利标题(中): 应变晶体管结构和方法
-
申请号: US10923259申请日: 2004-08-20
-
公开(公告)号: US07041543B1公开(公告)日: 2006-05-09
- 发明人: Bhadri Varadarajan , William W. Crew , James S. Sims
- 申请人: Bhadri Varadarajan , William W. Crew , James S. Sims
- 申请人地址: US CA San Jose
- 专利权人: Novellus Systems, Inc.
- 当前专利权人: Novellus Systems, Inc.
- 当前专利权人地址: US CA San Jose
- 代理机构: Beyer, Weaver & Thomas LLP.
- 主分类号: H01I21/336
- IPC分类号: H01I21/336 ; H01L21/8234
摘要:
Transistor architectures and fabrication processes generate channel strain without adversely impacting the efficiency of the transistor fabrication process while preserving the material quality and enhancing the performance of the resulting transistor. Transistor strain is generated is NMOS devices using a highly tensile post-salicide silicon nitride capping layer on the source and drain regions. The stress from this capping layer is uniaxially transferred to the NMOS channel through the source-drain regions to create tensile strain in NMOS channel.
信息查询