- 专利标题: System for testing fast synchronous digital circuits, particularly semiconductor memory chips
-
申请号: US09907786申请日: 2001-07-18
-
公开(公告)号: US07062690B2公开(公告)日: 2006-06-13
- 发明人: Wolfgang Ernst , Gunnar Krause , Justus Kuhn , Jens Lüpke , Jochen Müller , Peter Pöchmüller , Michael Schittenhelm
- 申请人: Wolfgang Ernst , Gunnar Krause , Justus Kuhn , Jens Lüpke , Jochen Müller , Peter Pöchmüller , Michael Schittenhelm
- 申请人地址: DE Munich
- 专利权人: Infineon Technologies AG
- 当前专利权人: Infineon Technologies AG
- 当前专利权人地址: DE Munich
- 代理商 Laurence A. Greenberg; Werner H. Stemer; Ralph E. Locher
- 优先权: DE10034900 20000718
- 主分类号: G01R31/28
- IPC分类号: G01R31/28
摘要:
A system and a method for testing fast synchronous digital circuit with an additional built outside self test semiconductor chip disposed between a test device and circuit under test. The chip has a switching/detection unit that tests the chip based on external criteria between a first normal operating mode in which the chip tests the circuit to be tested, and a second operating mode in which programmable registers of the register unit of a receiver of the chip are programmed by the external test device. The registers store constants and variables for generating the test signals and for evaluating them. The chip generates test signals and transceiver for sending the test signals and receiving response signals generated thereby.
公开/授权文献
信息查询