- 专利标题: Clock control circuit and method
-
申请号: US10844555申请日: 2004-05-13
-
公开(公告)号: US07071755B2公开(公告)日: 2006-07-04
- 发明人: Takanori Saeki
- 申请人: Takanori Saeki
- 申请人地址: JP Kanagawa
- 专利权人: NEC Electronics Corporation
- 当前专利权人: NEC Electronics Corporation
- 当前专利权人地址: JP Kanagawa
- 代理机构: McGinn & Gibb, PLLC
- 优先权: JP2000-128424 20000427; JP2001-126661 20010424
- 主分类号: H03K3/00
- IPC分类号: H03K3/00 ; G06F1/04
摘要:
A clock controlling circuit and method for eliminating the delay difference in the entire clock propagation line. Circuit scale is reduced as compared to a case of using a PLL or DLL circuit. A timing averaging circuit 10 is fed with clocks from a position on a forward route 111 of a direction-reversed clock propagation path, adapted for being fed with input clocks at its one end, and from a position on a return route 112 corresponding to the position on the forward route 111. The timing difference between these clocks is averaged to output an averaged timing difference.
公开/授权文献
- US20040207445A1 Clock control circuit and method 公开/授权日:2004-10-21
信息查询