Invention Grant
- Patent Title: Clock/data recovery circuit
-
Application No.: US10092089Application Date: 2002-03-05
-
Publication No.: US07095816B2Publication Date: 2006-08-22
- Inventor: Keiji Kishine , Haruhiko Ichino
- Applicant: Keiji Kishine , Haruhiko Ichino
- Applicant Address: JP Tokyo
- Assignee: Nippon Telegraph and Telephone Corporation
- Current Assignee: Nippon Telegraph and Telephone Corporation
- Current Assignee Address: JP Tokyo
- Agency: Kenyon & Kenyon LLP
- Priority: JP2001-063775 20010307; JP2001-326090 20011024
- Main IPC: H04L7/00
- IPC: H04L7/00 ; H04J3/07 ; H03L7/00

Abstract:
A clock/data recovery circuit used in a receiving apparatus is provided in the circuit including: a voltage control oscillator for generating a clock signal of a frequency of 1/K of a bit rate of an input data signal; a delay circuit; a demultiplexer for demultiplexing the input data signal; a multiplexer for multiplexing the demultiplexed signals; a phase comparator for comparing phases of an output signal of the delay circuit and an output signal of the multiplexer; a lowpass filter; wherein the clock/data recovery circuit outputs the clock signal generated by the voltage control oscillator as a recovery divided clock signal, and outputs the demultiplexed signals output as recovery parallel data signals.
Public/Granted literature
- US20020159556A1 Clock/data recovery circuit Public/Granted day:2002-10-31
Information query