发明授权
US07137059B2 Single stage implementation of min*, max*, min and /or max to perform state metric calculation in SISO decoder
失效
单阶段实现min *,max *,min和/或max以在SISO解码器中执行状态度量计算
- 专利标题: Single stage implementation of min*, max*, min and /or max to perform state metric calculation in SISO decoder
- 专利标题(中): 单阶段实现min *,max *,min和/或max以在SISO解码器中执行状态度量计算
-
申请号: US10335702申请日: 2003-01-02
-
公开(公告)号: US07137059B2公开(公告)日: 2006-11-14
- 发明人: Kelly Brian Cameron , Thomas A. Hughes, Jr. , Hau Thien Tran
- 申请人: Kelly Brian Cameron , Thomas A. Hughes, Jr. , Hau Thien Tran
- 申请人地址: US CA Irvine
- 专利权人: Broadcom Corporation
- 当前专利权人: Broadcom Corporation
- 当前专利权人地址: US CA Irvine
- 代理机构: Garlick Harrison & Markison
- 代理商 Shayne X. Short
- 主分类号: H03M13/03
- IPC分类号: H03M13/03
摘要:
Single stage implementation of min*, max*, min and/or max to perform state metric calculation in soft-in soft-out (SISO) decoder. This allows for calculation of state metrics in an extremely efficient, fast manner. When performing min or max calculations, comparisons are made using 2 element combinations of the available inputs. Subsequently, logic circuitry employs the results of the 2 element comparisons the smallest (min) or largest (max) input. The max or min implementations may be employed as part of the max* and/or min* implementations. For max* and/or min* implementations, simultaneous calculation of appropriate values is performed while determining which input is the smallest or largest. Thereafter, the determination of which input is the smallest or largest is used to select the appropriate resultant value (of the values calculated) for max* and/or min*. Various degrees of precision are employed for the log correction values within the max* and/or min* implementations.
公开/授权文献
信息查询
IPC分类: