发明授权
US07138829B1 Measuring input setup and hold time using an input-output block having a variable delay line
失效
使用具有可变延迟线的输入输出块测量输入建立和保持时间
- 专利标题: Measuring input setup and hold time using an input-output block having a variable delay line
- 专利标题(中): 使用具有可变延迟线的输入输出块测量输入建立和保持时间
-
申请号: US10990032申请日: 2004-11-16
-
公开(公告)号: US07138829B1公开(公告)日: 2006-11-21
- 发明人: Ajay Dalvi
- 申请人: Ajay Dalvi
- 申请人地址: US CA San Jose
- 专利权人: Xilinx, Inc.
- 当前专利权人: Xilinx, Inc.
- 当前专利权人地址: US CA San Jose
- 代理商 Scott Hewett
- 主分类号: H03K19/177
- IPC分类号: H03K19/177 ; H03K19/00
摘要:
A system and method for measuring the timing requirements of a sequential logic element of a programmable logic device. The sequential logic element has a first data terminal, an output terminal, and a clock terminal. A first synchronous element is coupled to the data terminal through a first delay element. The first synchronous element is clocked by a clock signal and receives an alternating test signal. A second synchronous element is coupled to the clock terminal through a second delay element of an input-output block. The second synchronous element is also clocked by the clock signal and receives the alternating test signal. The output terminal of the sequential logic element is monitored by a tester or by logic configured in the fabric of the programmable logic device to determine when the logic state changes as the delay of the first or second delay element is selectively varied.
信息查询
IPC分类: