发明授权
- 专利标题: Pulse output circuit, shift register, and display device
- 专利标题(中): 脉冲输出电路,移位寄存器和显示器件
-
申请号: US10699797申请日: 2003-11-04
-
公开(公告)号: US07151278B2公开(公告)日: 2006-12-19
- 发明人: Shou Nagao , Munehiro Azami , Yoshifumi Tanada
- 申请人: Shou Nagao , Munehiro Azami , Yoshifumi Tanada
- 申请人地址: JP Atsugi
- 专利权人: Semiconductor Energy Laboratory Co., Ltd.
- 当前专利权人: Semiconductor Energy Laboratory Co., Ltd.
- 当前专利权人地址: JP Atsugi
- 代理机构: Fish & Richardson P.C.
- 优先权: JP2001-160140 20010529
- 主分类号: H01L29/04
- IPC分类号: H01L29/04
摘要:
A circuit is provided which is constituted by TFTs of one conductivity type, and which is capable of outputting signals of a normal amplitude. When an input clock signal CK1 becomes a high level, each of TFTs (101, 103) is turned on to settle at a low level the potential at a signal output section (Out). A pulse is then input to a signal input section (In) and becomes high level. The gate potential of TFT (102) is increased to (VDD−V thN) and the gate is floated. TFT (102) is thus turned on. Then CK1 becomes low level and each of TFTs (101, 103) is turned off. Simultaneously, CK3 becomes high level and the potential at the signal output section is increased. Simultaneously, the potential at the gate of TFT (102) is increased to a level equal to or higher than (VDD+V thN) by the function of capacitor (104), so that the high level appearing at the signal output section (Out) becomes equal to VDD. When SP becomes low level; CK3 becomes low level; and CK1 becomes high level, the potential at the signal output section (Out) becomes low level again.
公开/授权文献
- US20040174189A1 Pulse output circuit, shift register, and display device 公开/授权日:2004-09-09
信息查询
IPC分类: