Invention Grant
US07193896B2 Multi-value semiconductor memory device and method capable of caching a lower page data upon an incomplete write of an upper page data
有权
多值半导体存储器件和方法能够在不完整的上位页数据写入时缓存下页数据
- Patent Title: Multi-value semiconductor memory device and method capable of caching a lower page data upon an incomplete write of an upper page data
- Patent Title (中): 多值半导体存储器件和方法能够在不完整的上位页数据写入时缓存下页数据
-
Application No.: US11167301Application Date: 2005-06-28
-
Publication No.: US07193896B2Publication Date: 2007-03-20
- Inventor: Hitoshi Shiga
- Applicant: Hitoshi Shiga
- Applicant Address: JP Tokyo
- Assignee: Kabushiki Kaisha Toshiba
- Current Assignee: Kabushiki Kaisha Toshiba
- Current Assignee Address: JP Tokyo
- Agency: Oblon, Spivak, McClelland, Maier & Neustadt, P.C.
- Priority: JP2005-113575 20050411
- Main IPC: G11C29/04
- IPC: G11C29/04 ; G11C16/06

Abstract:
A semiconductor memory device includes: a memory cell array, in which electrically rewritable and non-volatile memory cells are arranged to store multi-value data; a sense amplifier circuit configured to read data of and write data in the memory cell array; and a controller configured to control data read and write of the memory cell array, wherein the controller has such a function as, when an upper page data write sequence ends in failure, the upper page data being one to be written into an area of the memory cell array where lower page data has already been written, to cache the lower page data read out of the memory cell array and held in the sense amplifier circuit.
Public/Granted literature
- US20060227624A1 Semiconductor memory device Public/Granted day:2006-10-12
Information query