Invention Grant
- Patent Title: Simulation and timing control for hardware accelerated simulation
- Patent Title (中): 硬件加速仿真的仿真和时序控制
-
Application No.: US10247186Application Date: 2002-09-18
-
Publication No.: US07257524B2Publication Date: 2007-08-14
- Inventor: William John Schilp , Pramodini Arramreddy , Krishna Babu Bangera , Makarand Yashwant Joshi
- Applicant: William John Schilp , Pramodini Arramreddy , Krishna Babu Bangera , Makarand Yashwant Joshi
- Applicant Address: US CA San Jose
- Assignee: Quickturn Design Systems, Inc.
- Current Assignee: Quickturn Design Systems, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Orrick, Herrington & Sutcliffe LLP
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06G7/62 ; G06F9/44 ; G06F13/10 ; G06F13/12 ; G06F9/455

Abstract:
A fully synthesizeable Simulation Control Module (SCM) controls and monitors the simulation of a design under test (DUT). A clock generator within the SCM and a Software clock facility residing on the host workstation are responsible for providing the clocks for the DUT. The SCM and the hardware clock facility are dynamically generated at build time to suit the needs of the DUT. They maximize performance by automatically generating clock waveforms for designs containing multiple asynchronous clocks, thereby decreasing the frequency of accelerator-workstation interaction. The software clock facility has the ability to directly drive the DUT and is responsible for managing the simulation time and clock parameters. The SCM is also responsible for monitoring an abort condition such as a trigger to execute an external software model. The SCM and the clock facilities allow the hardware accelerator to efficiently support multiple asynchronous clock domains, execution of external software models and co-simulation.
Public/Granted literature
- US20030171908A1 Simulation and timing control for hardware accelerated simulation Public/Granted day:2003-09-11
Information query