发明授权
- 专利标题: Nonvolatile semiconductor memory
- 专利标题(中): 非易失性半导体存储器
-
申请号: US10914422申请日: 2004-08-10
-
公开(公告)号: US07335937B2公开(公告)日: 2008-02-26
- 发明人: Hiroshi Nakamura , Kenichi Imamiya
- 申请人: Hiroshi Nakamura , Kenichi Imamiya
- 申请人地址: JP Kawasaki-shi
- 专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人: Kabushiki Kaisha Toshiba
- 当前专利权人地址: JP Kawasaki-shi
- 代理机构: Banner & Witcoff, Ltd
- 优先权: JP2000-330623 20001030
- 主分类号: H01L29/76
- IPC分类号: H01L29/76
摘要:
In an EEPROM consisting of a NAND cell in which a plurality of memory cells are connected in series, the control gate voltage Vread of the memory cell in a block selected by the data read operation is made different from the each of the voltages Vsg1, Vsg2 of the select gate of the select transistor in the selected block so as to make it possible to achieve a high speed reading without bringing about the breakdown of the insulating film interposed between the select gate and the channel of the select transistor. The high speed reading can also be made possible in the DINOR cell, the AND cell, NOR cell and the NAND cell having a single memory cell connected thereto, if the control gate voltage of the memory cell is made different from the voltage of the select gate of the select transistor.
公开/授权文献
- US20050013158A1 Nonvolatile semiconductor memory 公开/授权日:2005-01-20
信息查询
IPC分类: