发明授权
US07348256B2 Methods of forming reduced electric field DMOS using self-aligned trench isolation
有权
使用自对准沟槽隔离形成还原电场DMOS的方法
- 专利标题: Methods of forming reduced electric field DMOS using self-aligned trench isolation
- 专利标题(中): 使用自对准沟槽隔离形成还原电场DMOS的方法
-
申请号: US11188921申请日: 2005-07-25
-
公开(公告)号: US07348256B2公开(公告)日: 2008-03-25
- 发明人: Gayle W. Miller, Jr. , Volker Dudek , Michael Graf
- 申请人: Gayle W. Miller, Jr. , Volker Dudek , Michael Graf
- 申请人地址: US CA San Jose
- 专利权人: Atmel Corporation
- 当前专利权人: Atmel Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Schneck & Schneck
- 代理商 Thomas Schneck
- 主分类号: H01L21/76
- IPC分类号: H01L21/76
摘要:
A method of fabricating an electronic device and the resulting electronic device. The method includes forming a gate oxide on an uppermost side of a silicon-on-insulator substrate; forming a first polysilicon layer over the gate oxide; and forming a first silicon dioxide layer over the first polysilicon layer. A first silicon nitride layer is then formed over the first silicon dioxide layer followed by a second silicon dioxide layer. Shallow trenches are etched through all preceding dielectric layers and into the SOI substrate. The etched trenches are filled with another dielectric layer (e.g., silicon dioxide) and planarized. Each of the preceding dielectric layers are removed, leaving an uppermost sidewall area of the dielectric layer exposed for contact with a later-applied polysilicon gate area. Formation of the sidewall area assures a full-field oxide thickness thereby producing a device with a reduced-electric field and a reduced capacitance between gate and drift regions.
公开/授权文献
信息查询
IPC分类: