发明授权
US07353011B2 Method and apparatus for operating a PLL for synthesizing high-frequency signals for wireless communications
有权
用于操作用于合成用于无线通信的高频信号的PLL的方法和装置
- 专利标题: Method and apparatus for operating a PLL for synthesizing high-frequency signals for wireless communications
- 专利标题(中): 用于操作用于合成用于无线通信的高频信号的PLL的方法和装置
-
申请号: US11180267申请日: 2005-07-13
-
公开(公告)号: US07353011B2公开(公告)日: 2008-04-01
- 发明人: David R. Welland , Caiyi Wang
- 申请人: David R. Welland , Caiyi Wang
- 申请人地址: US TX Austin
- 专利权人: Silicon Laboratories Inc.
- 当前专利权人: Silicon Laboratories Inc.
- 当前专利权人地址: US TX Austin
- 代理机构: O'Keefe, Egan, Peterman & Enders, LLP
- 主分类号: H04B7/00
- IPC分类号: H04B7/00 ; H04B1/06
摘要:
A method and apparatus for synthesizing high-frequency signals, such as wireless communication signals, includes a phase-locked loop (PLL) frequency synthesizer with a variable capacitance voltage controlled oscillator (VCO) that has a discretely variable capacitance in conjunction with a continuously variable capacitance. The discretely variable capacitance may provide coarse tuning adjustment of the variable capacitance to compensate for capacitor and inductor tolerances and to adjust the output frequency to be near the desired frequency output. The continuously variable capacitance may provide a fine tuning adjustment of the variable capacitance to focus the output frequency to match precisely the desired frequency output. During fine tuning adjustment, the PLL may be controlled by a plurality of analog control signals. The analog control signals may be derived by first generating a plurality of phase shifted signals from a divided version of the VCO output clock. Second, the phase differences between the plurality of phase shifted signals and a divided version of a reference clock may be detected and then converted to the analog control signals.
公开/授权文献
信息查询