发明授权
- 专利标题: Delay locked loop for controlling duty rate of clock
- 专利标题(中): 延迟锁定环,用于控制时钟的占空比
-
申请号: US11319720申请日: 2005-12-29
-
公开(公告)号: US07372311B2公开(公告)日: 2008-05-13
- 发明人: Yong-Gu Kang
- 申请人: Yong-Gu Kang
- 申请人地址: KR Kyoungki-Do
- 专利权人: Hynix Semiconductor Inc.
- 当前专利权人: Hynix Semiconductor Inc.
- 当前专利权人地址: KR Kyoungki-Do
- 代理机构: McDermott Will & Emery LLP
- 优先权: KR10-2005-0017303 20050302
- 主分类号: H03L7/06
- IPC分类号: H03L7/06
摘要:
There is provided a DLL capable of controlling a duty rate of a clock by a fuse option or an EMRS input. The DLL includes a first clock buffer, a second clock buffer, a first delay line, a second delay line, a shift register, a first duty control unit, a second duty control unit, a first DLL driver, a second DLL driver, a delay model, a phase comparator, and a shift control unit. In the DLL, a first duty control unit and a second duty control unit control each duty rate of the output clocks of a first and a second delay lines respectively through the EMRS input or the fuse option. Therefore, it is possible to control the duty rate of DLL clocks through the EMRS input or the fuse option.
公开/授权文献
- US20060197565A1 Delay locked loop for controlling duty rate of clock 公开/授权日:2006-09-07
信息查询