发明授权
US07444567B2 Method and apparatus for unifying self-test with scan-test during prototype debug and production test
失效
在原型调试和生产测试过程中用扫描测试统一自检的方法和装置
- 专利标题: Method and apparatus for unifying self-test with scan-test during prototype debug and production test
- 专利标题(中): 在原型调试和生产测试过程中用扫描测试统一自检的方法和装置
-
申请号: US10406592申请日: 2003-04-04
-
公开(公告)号: US07444567B2公开(公告)日: 2008-10-28
- 发明人: Laung-Terng (L.-T.) Wang , Xiaoqing Wen , Khader S. Abdel-Hafez , Shyh-Horng Lin , Hsin-Po Wang , Ming-Tung Chang , Po-Ching Hsu , Shih-Chia Kao , Meng-Chyi Lin , Chi-Chan Hsu
- 申请人: Laung-Terng (L.-T.) Wang , Xiaoqing Wen , Khader S. Abdel-Hafez , Shyh-Horng Lin , Hsin-Po Wang , Ming-Tung Chang , Po-Ching Hsu , Shih-Chia Kao , Meng-Chyi Lin , Chi-Chan Hsu
- 申请人地址: US CA Sunnyvale
- 专利权人: Syntest Technologies, Inc.
- 当前专利权人: Syntest Technologies, Inc.
- 当前专利权人地址: US CA Sunnyvale
- 代理机构: Bacon & Thomas, PLLC
- 主分类号: G01R31/28
- IPC分类号: G01R31/28
摘要:
A method and apparatus for testing or diagnosing faults in a scan-based integrated circuit using a unified self-test and scan-test technique. The method and apparatus comprises using a unified test controller to ease prototype debug and production test. The unified test controller further comprises using a capture clock generator and a plurality of domain clock generators each embedded in a clock domain to perform self-test or scan-test. The capture clocks generated by the capture clock generator are used to guide at-speed or reduced-speed self-test (or scan-test) within each clock domain. The frequency of these capture clocks can be totally unrelated to those of system clocks controlling the clock domains. This unified approach allows designers to test or diagnose stuck-type and non-stuck-type faults with a low-cost DFT (design-for-test) tester or a low-cost DFT debugger. A computer-aided design (CAD) method is further developed to realize the method and synthesize the apparatus.
公开/授权文献
信息查询