- 专利标题: Integrated circuit structures for increasing resistance to single event upset
-
申请号: US11951122申请日: 2007-12-05
-
公开(公告)号: US07465971B2公开(公告)日: 2008-12-16
- 发明人: Lakhbeer S. Sidhu , Irfan Rahim , Jeffrey Watt , John Turner
- 申请人: Lakhbeer S. Sidhu , Irfan Rahim , Jeffrey Watt , John Turner
- 申请人地址: US CA San Jose
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Ropes & Gray LLP
- 主分类号: H01L29/94
- IPC分类号: H01L29/94
摘要:
A configuration memory cell (“CRAM”) for a field programmable gate array (“FPGA”) integrated circuit (“IC”) device is given increased resistance to single event upset (“SEU”). A portion of the gate structure of the input node of the CRAM is increased in size relative to the nominal size of the remainder of the gate structure. Part of the enlarged gate structure is located capacitively adjacent to an N-well region of the IC, and another part is located capacitively adjacent to a P-well region of the IC. This arrangement gives the input node increased capacitance to resist SEU, regardless of the logical level of the input node. The invention is also applicable to any node of any type of memory cell for which increased resistance to SEU is desired.
公开/授权文献
信息查询
IPC分类: