- 专利标题: High-performance, superscalar-based computer system with out-of-order instruction execution
-
申请号: US10700485申请日: 2003-11-05
-
公开(公告)号: US07487333B2公开(公告)日: 2009-02-03
- 发明人: Le-Trong Nguyen , Derek J Lentz , Yoshiyuki Miyayama , Sanjiv Garg , Yasuaki Hagiwara , Johannes Wang , Te-Li Lau , Sze-Shun Wang , Quang H Trang
- 申请人: Le-Trong Nguyen , Derek J Lentz , Yoshiyuki Miyayama , Sanjiv Garg , Yasuaki Hagiwara , Johannes Wang , Te-Li Lau , Sze-Shun Wang , Quang H Trang
- 申请人地址: JP
- 专利权人: Seiko Epson Corporation
- 当前专利权人: Seiko Epson Corporation
- 当前专利权人地址: JP
- 代理机构: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- 主分类号: G06F9/302
- IPC分类号: G06F9/302 ; G06F9/38 ; G06F9/40
摘要:
A high-performance, superscalar-based computer system with out-of-order instruction execution for enhanced resource utilization and performance throughput. The computer system fetches a plurality of fixed length instructions with a specified, sequential program order (in-order). The computer system includes an instruction execution unit including a register file, a plurality of functional units, and an instruction control unit for examining the instructions and scheduling the instructions for out-of-order execution by the functional units. The register file includes a set of temporary data registers that are utilized by the instruction execution control unit to receive data results generated by the functional units. The data results of each executed instruction are stored in the temporary data registers until all prior instructions have been executed, thereby retiring the executed instruction in-order.
公开/授权文献
信息查询