Invention Grant
- Patent Title: ESD structure without ballasting resistors
- Patent Title (中): ESD结构,无镇流电阻
-
Application No.: US11713193Application Date: 2007-03-01
-
Publication No.: US07566935B2Publication Date: 2009-07-28
- Inventor: Shu Huei Lin , Jian Hsing Lee , Shao Chang Huang , Cheng Hsu Wu , Chuan Ying Lee
- Applicant: Shu Huei Lin , Jian Hsing Lee , Shao Chang Huang , Cheng Hsu Wu , Chuan Ying Lee
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: K & L Gates LLP
- Main IPC: H01L23/62
- IPC: H01L23/62

Abstract:
An electrostatic discharge (ESD) structure connected to a bonding pad in an integrated circuit comprising: a P-type substrate with one or more first P+ regions connected to a low voltage supply (GND), a first Nwell formed in the P-type substrate, one or more second P+ regions disposed inside the first Nwell and connected to the bonding pad, at least one first N+ region disposed outside the first Nwell but in the P-type substrate and connected to the GND, at least one second N+ region disposed outside the first Nwell but in the P-type substrate and connected to the bonding pad, wherein the second N+ region is farther away from the first Nwell than the first N+ region, and at least one conductive material disposed above the P-type substrate between the first and second N+ regions and coupled to the GND, wherein the first N+ region, the second N+ region and the conductive material form the source, drain and gate of an NMOS transistor, respectively, and the first P+ region is farther away from the first Nwell than the NMOS transistor.
Public/Granted literature
- US20080211027A1 ESD structure without ballasting resistors Public/Granted day:2008-09-04
Information query
IPC分类: