- 专利标题: MOS device and process having low resistance silicide interface using additional source/drain implant
-
申请号: US11848962申请日: 2007-08-31
-
公开(公告)号: US07682892B2公开(公告)日: 2010-03-23
- 发明人: Borna Obradovic , Shashank Ekbote , Mark Visokay
- 申请人: Borna Obradovic , Shashank Ekbote , Mark Visokay
- 申请人地址: US TX Dallas
- 专利权人: Texas Instruments Incorporated
- 当前专利权人: Texas Instruments Incorporated
- 当前专利权人地址: US TX Dallas
- 代理商 Jacqueline J. Garner; Wade J. Brady, III; Frederick J. Telecky, Jr.
- 主分类号: H01L21/8238
- IPC分类号: H01L21/8238
摘要:
An integrated circuit (IC) includes a semiconductor substrate, a least one MOS transistor formed in or on the substrate, the MOS transistor including a source and drain doped with a first dopant type having a channel region of a second dopant type interposed between, and a gate electrode and a gate insulator over the channel region. A silicide layer forming a low resistance contact is at an interface region at a surface portion of the source and drain. At the interface region a chemical concentration of the first dopant is at least 5×1020 cm−3. Silicide interfaces according to the invention provide MOS transistor with a low silicide interface resistance, low pipe density, with an acceptably small impact on short channel behavior.
公开/授权文献
信息查询
IPC分类: