发明授权
US07720107B2 Aligning data in a wide, high-speed, source synchronous parallel link
有权
对齐数据在宽,高速,源同步并行链路
- 专利标题: Aligning data in a wide, high-speed, source synchronous parallel link
- 专利标题(中): 对齐数据在宽,高速,源同步并行链路
-
申请号: US10989703申请日: 2004-11-15
-
公开(公告)号: US07720107B2公开(公告)日: 2010-05-18
- 发明人: Dipankar Bhattacharya , Bangalore Priyadarshan , Jaushin Lee , François Gautier-Le Boulch
- 申请人: Dipankar Bhattacharya , Bangalore Priyadarshan , Jaushin Lee , François Gautier-Le Boulch
- 申请人地址: US CA San Jose
- 专利权人: Cisco Technology, Inc.
- 当前专利权人: Cisco Technology, Inc.
- 当前专利权人地址: US CA San Jose
- 代理商 Charles E. Krueger
- 主分类号: H04J3/06
- IPC分类号: H04J3/06 ; G06F1/04
摘要:
A source-synchronous parallel interface divides a wide data bus into clock-groups including a sub-group of the data lines and a clock line carrying a copy of the transmit clock. The traces in a clock-group are located physically close together to minimize skew between the signals carried on the traces of the clock-group. Deskew logic on the receiver compensates for skew between received clock-group signals.
公开/授权文献
信息查询