发明授权
US07737751B1 Periphery clock distribution network for a programmable logic device
有权
用于可编程逻辑器件的周边时钟分配网络
- 专利标题: Periphery clock distribution network for a programmable logic device
- 专利标题(中): 用于可编程逻辑器件的周边时钟分配网络
-
申请号: US11668521申请日: 2007-01-30
-
公开(公告)号: US07737751B1公开(公告)日: 2010-06-15
- 发明人: Gary Lai , Andy L. Lee , Ryan Fung , Vaughn Betz
- 申请人: Gary Lai , Andy L. Lee , Ryan Fung , Vaughn Betz
- 申请人地址: US CA San Jose
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Ropes & Gray LLP
- 代理商 Jeffrey H. Ingerman
- 主分类号: H03K3/013
- IPC分类号: H03K3/013
摘要:
A programmable logic device (PLD) includes a signal distribution network, separate from the high-quality, low-skew clock distribution networks of the PLD, for distributing, from peripheral input/output regions of the PLD, clock-type signals. The signal distribution network includes a central periphery clock bus, located near a group of peripheral input/output regions, for conducting clock-type signals from those regions onto a clock spine of the PLD. The clock spine may be dedicated to the signal distribution network, or may be part of a high-quality, low-skew clock distribution network covering all or part of the PLD. The signal distribution network allows greater skew than such high-quality, low-skew clock distribution networks, but nevertheless is of higher quality, and allows less skew, than the general programmable interconnect and routing resources.
信息查询