发明授权
- 专利标题: Symmetrical clock distribution in multi-stage high speed data conversion circuits
- 专利标题(中): 多级高速数据转换电路中的对称时钟分布
-
申请号: US12014094申请日: 2008-01-15
-
公开(公告)号: US07778288B2公开(公告)日: 2010-08-17
- 发明人: Guangming Yin , Bo Zhang , Mohammad Nejad , Jun Cao
- 申请人: Guangming Yin , Bo Zhang , Mohammad Nejad , Jun Cao
- 申请人地址: US CA Irvine
- 专利权人: Broadcom Corporation
- 当前专利权人: Broadcom Corporation
- 当前专利权人地址: US CA Irvine
- 代理机构: Garlick Harrison & Markison
- 代理商 Kevin L. Smith
- 主分类号: H04J3/02
- IPC分类号: H04J3/02
摘要:
Provided is a high speed bit stream data conversion circuit that includes input ports to receive first bit streams at a first bit rate. Data conversion circuits receive the first bit streams and produce second bit stream(s), wherein the number and bit rate of the first and second bit stream(s) differ. Symmetrical pathways transport the first bit streams from the input ports to the data conversion circuits, wherein their transmission time(s) are substantially equal. A clock distribution circuit receives and symmetrically distributes a clock signal to data conversion circuits. A central trunk coupled to the clock port and located between a first pair of circuit pathways with paired branches that extend from the trunk and that couple to the data conversion circuits make up the clock distribution circuit. The distributed data clock signal latches data in data conversion circuits from the first to the second bit stream(s).
公开/授权文献
信息查询