Invention Grant
US07782092B2 Cascaded pass-gate test circuit with interposed split-output drive devices 失效
带有插入式分离输出驱动装置的级联传输门测试电路

Cascaded pass-gate test circuit with interposed split-output drive devices
Abstract:
A cascaded pass-gate test circuit including interposed split-output drive devices provides accurate measurement of critical timing parameters of pass gates. The rise time and fall time of signals passed through the pass gate can be separately measured in a ring oscillator or one-shot delay line configuration. Inverters or other buffer circuits are provided as drive devices to couple the pass gates in cascade. The final complementary tree in each drive device is split so that the only one of the output pull-down transistor or pull-up transistor is connected to the next pass gate input, while the other transistor is connected to the output of the pass gate. The result is that the state transition associated with the device connected to the pass gate input is dominant in the delay, while the other state transition is propagated directly to the output of the pass gate, bypassing the pass gate.
Information query
Patent Agency Ranking
0/0