发明授权
US07809932B1 Methods and apparatus for adapting pipeline stage latency based on instruction type
有权
基于指令类型调整流水线级延迟的方法和装置
- 专利标题: Methods and apparatus for adapting pipeline stage latency based on instruction type
- 专利标题(中): 基于指令类型调整流水线级延迟的方法和装置
-
申请号: US10805803申请日: 2004-03-22
-
公开(公告)号: US07809932B1公开(公告)日: 2010-10-05
- 发明人: Edwin Franklin Barry , Gerald George Pechanek , Patrick R. Marchand
- 申请人: Edwin Franklin Barry , Gerald George Pechanek , Patrick R. Marchand
- 申请人地址: US CA San Jose
- 专利权人: Altera Corporation
- 当前专利权人: Altera Corporation
- 当前专利权人地址: US CA San Jose
- 代理机构: Priest & Goldstein, PLLC
- 主分类号: G06F7/38
- IPC分类号: G06F7/38 ; G06F9/00 ; G06F9/44 ; G06F15/00
摘要:
Processor pipeline controlling techniques are described which take advantage of the variation in critical path lengths of different instructions to achieve increased performance. By examining a processor's instruction set and execution unit implementation's critical timing paths, instructions are classified into speed classes. Based on these speed classes, one pipeline is presented where hold signals are used to dynamically control the pipeline based on the instruction class in execution. An alternative pipeline supporting multiple classes of instructions is presented where the pipeline clocking is dynamically changed as a result of decoded instruction class signals. A single pass synthesis methodology for multi-class execution stage logic is also described. For dynamic class variable pipeline processors, the mix of instructions can have a great effect on processor performance and power utilization since both can vary by the program mix of instruction classes. Application code can be given new degrees of optimization freedom where instruction class and the mix of instructions can be chosen based on performance and power requirements.
信息查询