发明授权
US07879703B2 Method of fabricating semiconductor device for reducing thermal burden on impurity regions of peripheral circuit region
失效
制造用于减少外围电路区域的杂质区域的热负荷的半导体器件的方法
- 专利标题: Method of fabricating semiconductor device for reducing thermal burden on impurity regions of peripheral circuit region
- 专利标题(中): 制造用于减少外围电路区域的杂质区域的热负荷的半导体器件的方法
-
申请号: US12321335申请日: 2009-01-20
-
公开(公告)号: US07879703B2公开(公告)日: 2011-02-01
- 发明人: Kyoung-Ho Jung , Makoto Yoshida , Jae-Rok Kahng , Chul Lee , Joon-Seok Moon , Cheol-Kyu Lee , Sung-Il Cho
- 申请人: Kyoung-Ho Jung , Makoto Yoshida , Jae-Rok Kahng , Chul Lee , Joon-Seok Moon , Cheol-Kyu Lee , Sung-Il Cho
- 申请人地址: KR
- 专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人: Samsung Electronics Co., Ltd.
- 当前专利权人地址: KR
- 代理机构: Mills & Onello, LLP
- 优先权: KR10-2008-0006281 20080121
- 主分类号: H01L21/425
- IPC分类号: H01L21/425
摘要:
A method of fabricating a semiconductor device for reducing a thermal burden on impurity regions of a peripheral circuit region includes preparing a substrate including a cell active region in a cell array region and peripheral active regions in a peripheral circuit region. A cell gate pattern and peripheral gate patterns may be formed on the cell active region and the peripheral active regions. First cell impurity regions may be formed in the cell active region. A first insulating layer and a sacrificial insulating layer may be formed to surround the cell gate pattern and the peripheral gate patterns. Cell conductive pads may be formed in the first insulating layer to electrically connect the first cell impurity regions. The sacrificial insulating layer may be removed adjacent to the peripheral gate patterns. First and second peripheral impurity regions may be sequentially formed in the peripheral active regions adjacent to the peripheral gate patterns.
公开/授权文献
信息查询
IPC分类: