发明授权
US07882384B2 Setting and minimizing a derived clock frequency based on an input time interval
有权
基于输入时间间隔设置和最小化导出的时钟频率
- 专利标题: Setting and minimizing a derived clock frequency based on an input time interval
- 专利标题(中): 基于输入时间间隔设置和最小化导出的时钟频率
-
申请号: US11515238申请日: 2006-08-31
-
公开(公告)号: US07882384B2公开(公告)日: 2011-02-01
- 发明人: Mark D. Kuhns
- 申请人: Mark D. Kuhns
- 申请人地址: US CA Santa Clara
- 专利权人: National Semiconductor Corporation
- 当前专利权人: National Semiconductor Corporation
- 当前专利权人地址: US CA Santa Clara
- 主分类号: G06F1/00
- IPC分类号: G06F1/00 ; G06F3/00
摘要:
An embodiment of the present invention is directed to a circuit including a data relay stage configurable to receive primary data via a primary data interface, a primary clock having a frequency FP and a secondary clock having a frequency FS′. The primary data is received over a fixed periodic interval TI and at a rate substantially equal to FP. The amount of primary data received over TI is known to be N. The data relay stage is further configurable to provide secondary data via a secondary data interface based on the primary data and the secondary clock. The circuit also includes a phase-locked loop (PLL) circuit configurable to receive an interval reference signal having a frequency FI substantially equal to 1/TI. The PLL circuit is also configurable to provide the secondary clock based on the interval reference signal.
公开/授权文献
信息查询